ABSTRACT

The text discusses the designing of field-programmable gate array-based green computing circuits for efficient green communication. It will help senior undergraduate, graduate students, and academic researchers from diverse engineering domains such as electrical, electronics and communication, and computer.

  • Discusses hardware description language coding of green communication computing (GCC) circuits
  • Presents field-programmable gate arrays-based power-efficient models
  • Explores the integrations of universal asynchronous receiver/transmitter and field-programmable gate arrays
  • Covers architecture and programming tools of field-programmable gate arrays
  • Showcases Verilog and VHDL codes for green computing circuits such as finite impulse response filter, parity checker, and packet counter

The text discusses the designing of energy-efficient network components, using low voltage complementary metal-oxide semiconductors, high-speed transceiver logic, and stub series-terminated logic input/output standards. It showcases how to write Verilog and VHDL codes for green computing circuits including finite impulse response filter, packet counter, and universal asynchronous receiver-transmitter.

chapter Chapter 1|12 pages

Introduction to green communication computing (GCC)

chapter Chapter 2|20 pages

Field programmable gate arrays (FPGA)

chapter Chapter 3|37 pages

HDL coding of GCC Circuits

chapter Chapter 4|11 pages

LVCMOS-based UART for GCC

chapter Chapter 5|13 pages

SSTL-based UART of GCC

chapter Chapter 6|15 pages

HSTL-based UART for GCC

chapter Chapter 7|14 pages

MOBILE DDR-based UART for GCC

chapter Chapter 8|13 pages

LVCMOS-based FIR filter for GCC

chapter Chapter 9|12 pages

SSTL-based FIR filter of GCC

chapter Chapter 10|13 pages

HSTL-based FIR filter for GCC

chapter Chapter 11|13 pages

MOBILE DDR-based FIR filter for GCC

chapter Chapter 12|15 pages

LVCMOS-based packet counter for GCC

chapter Chapter 13|14 pages

SSTL-based packet counter of GCC

chapter Chapter 14|14 pages

HSTL-based packet counter for GCC

chapter Chapter 15|14 pages

MOBILE DDR-based packet counter for GCC